Google

Google

ASIC Physical Design Engineer

Apply Now
🌍Sunnyvale, CA, USA
7h ago
👀 8 views
📥 0 clicks

Job Description

Minimum qualifications:

  • Bachelor's degree in Electrical Engineering, Computer Engineering, Computer Science, a related field, or equivalent practical experience.
  • 3 years of experience in physical design and methodologies.
  • Experience with place and route tools, commands, debug, and techniques.

Preferred qualifications:

  • Master's degree or PhD in Electrical Engineering, Computer Engineering or Computer Science, with an emphasis on computer architecture.
  • Experience with physical IP integration (e.g. memories, IO's, analog PHYs).
  • Experience with silicon interposer design.
  • Experience crafting physical design automation flows.
  • Experience with EMIR parameters, analysis, violation mitigation and tradeoffs related to power grid design and augmentation.
  • Experience in advanced process nodes with base and metal layer DRC analyses and problem resolution.

In this role, you’ll work to shape the future of AI/ML hardware acceleration. You will have an opportunity to drive cutting-edge TPU (Tensor Processing Unit) technology that powers Google's most demanding AI/ML applications. You’ll be part of a team that pushes boundaries, developing custom silicon solutions that power the future of Google's TPU. You'll contribute to the innovation behind products loved by millions worldwide, and leverage your design and verification expertise to verify complex digital designs, with a specific focus on TPU architecture and its integration within AI/ML-driven systems.

As an Application-Specific Integrated Circuit (ASIC) Physical Design Engineer on the Chip Implementation team, you will work on the physical implementation of ASICs in advanced technology nodes.

The ML, Systems, & Cloud AI (MSCA) organization at Google designs, implements, and manages the hardware, software, machine learning, and systems infrastructure for all Google services (Search, YouTube, etc.) and Google Cloud. Our end users are Googlers, Cloud customers and the billions of people who use Google services around the world.

We prioritize security, efficiency, and reliability across everything we do - from developing our latest TPUs to running a global network, while driving towards shaping the future of hyperscale computing. Our global impact spans software and hardware, including Google Cloud’s Vertex AI, the leading AI platform for bringing Gemini models to enterprise customers.

The US base salary range for this full-time position is $132,000-$189,000 + bonus + equity + benefits. Our salary ranges are determined by role, level, and location. Within the range, individual pay is determined by work location and additional factors, including job-related skills, experience, and relevant education or training. Your recruiter can share more about the specific salary range for your preferred location during the hiring process.

Please note that the compensation details listed in US role postings reflect the base salary only, and do not include bonus, equity, or benefits. Learn more about benefits at Google.
  • Work on physical design including place and route, EMIR, static timing, and physical verification.
  • Go beyond automated flow execution and use industry standard EDA CAD tools to perform custom design work, to provide customized solutions to specific problems, and to enhance Power Performance Area (PPA).
Apply Now

More Jobs at Google