Google Logo

Google

ASIC Engineer, IP Design, Silicon

🌎

Bengaluru, Karnataka, India

15h ago
👀 4 views
📥 0 clicked apply

Job Description

Minimum qualifications:

  • Bachelor’s degree in Electrical/Computer Engineering or equivalent practical experience.
  • 3 years of experience with Register-Transfer Level (RTL) design and integration using Verilog/System Verilog, microarchitecture and automation.
  • Experience with RTL design using Verilog/System Verilog and microarchitecture.
  • Experience with a scripting language like Python or Perl.

Preferred qualifications:

  • Master's degree in Computer Science or Electrical Engineering.
  • 6 years of industry experience with IP design.
  • Experience with methodologies for low power estimation, timing closure, and synthesis.
  • Experience with methodologies for RTL quality checks (e.g., Lint, CDC, RDC).

Be part of a team that pushes boundaries, developing custom silicon solutions that power the future of Google's direct-to-consumer products. You'll contribute to the innovation behind products loved by millions worldwide. Your expertise will shape the next generation of hardware experiences, delivering unparalleled performance, efficiency, and integration.

Google's mission is to organize the world's information and make it universally accessible and useful. Our team combines the best of Google AI, Software, and Hardware to create radically helpful experiences. We research, design, and develop new technologies and hardware to make computing faster, seamless, and more powerful. We aim to make people's lives better through technology.

  • Define microarchitecture details, block diagram, data flow, pipelines, etc.
  • Perform RTL development (SystemVerilog), debug functional/performance simulations.
  • Perform RTL quality checks including Lint, CDC, Synthesis, UPF checks.
  • Participate in synthesis, timing/power estimation and FPGA/silicon bring-up.
  • Communicate and work with multi-disciplined and multi-site teams.

More Jobs at Google