Google Logo

Google

SoC Design for Testing Engineer, Google Cloud

🌎

Tel Aviv, Israel

7h ago
πŸ‘€ 1 views
πŸ“₯ 0 clicked apply

Job Description

Minimum qualifications:

  • Bachelor's degree in Electrical Engineering, a related field, or equivalent practical experience.
  • 3 years of experience with Design For Test (DFT) methodologies, DFT verification, and industry-standard DFT tools.
  • Experience with ASIC DFT synthesis, simulation, and verification flow.
  • Experience using Electronic Design Automation (EDA) test tools (e.g., Spyglass, Tessent, etc.).

Preferred qualifications:

  • Master's degree in Electrical Engineering.
  • Experience in fault modeling.
  • Experience in IP integration (e.g., Memories, Test Controllers, Test Access Point (TAP), and Memory Built-In Self Test (MBIST)).
  • Experience working with ATE engineers (e.g., silicon bring-up, patterns generation, debug, validation on automatic test equipment, debug of silicon issues).
  • Experience in SoC cycles, including silicon bring-up and silicon debug activities.
Be part of a diverse team that pushes boundaries, developing custom silicon solutions that power the future of Google's direct-to-consumer products. You'll contribute to the innovation behind products loved by millions worldwide. Your expertise will shape the next generation of hardware experiences, delivering unparalleled performance, efficiency, and integration.

As a SoC DFT Engineer you will be responsible for defining, implementing and deploying advanced design for test (DFT) methodologies for highly digital or mixed-signal chips or IPs. You will define silicon test strategies, DFT architecture, and create DFT specifications for a CPU. You will design, insert and verify the DFT logic.You will prepare for post silicon and co-work/debug with test engineers. You will be responsible for reducing test cost, increasing production quality and enhancing yield.Behind everything our users see online is the architecture built by the Technical Infrastructure team to keep it running. From developing and maintaining our data centers to building the next generation of Google platforms, we make Google's product portfolio possible. We're proud to be our engineers' engineers and love voiding warranties by taking things apart so we can rebuild them. We keep our networks up and running, ensuring our users have the best and fastest experience possible.
  • Develop DFT strategy and architecture (e.g., hierarchical DFT, Memory Built-In Self Test (MBIST), Automatic Test Pattern Generation (ATPG).
  • Complete all Test Design Rule Checks (TDRC) and Design changes to fix TDRC violations to achieve high-test quality.
  • Insert DFT logic, boundary scan, scan chains, DFT Compression, Logic BIST, TAP controller, Clock Control block, and other DFT IP blocks.
  • Insert and hook up MBIST logic including test collar around memories, MBIST controllers, eFuse logic, and connect to core and TAP interfaces.
  • Document DFT architecture, test sequences, and boot-up sequences associated with test pins.

More Jobs at Google